## **AXI Lite Interface CLOCK AND RESET BLOCK** s\_axi\_aclk -----• Synchronizes operations s\_axi\_aclk -----• Resets Internal States WRITE ADDRESS CHANNEL s\_axi\_awvalid ----s\_axi\_awaddr -----> Receives Write address s\_axi\_awready ----- Sends acknowledgment WRITE DATA CHANNEL s\_axi\_wvalid -----→ s\_axi\_wdata -----> • Receives Write data Sends acknowledgment s\_axi\_wready -----> WRITE RESPONSE CHANNEL s\_axi\_bready ----s\_axi\_bvalid -----• Sends Write Completion • Sends response address s\_axi\_bresp -----**READ ADDRESS CHANNEL** s\_axi\_arvalid -----> s\_axi\_araddr -----> • Receives read address • Sends acknowledgment s\_axi\_arready ----s\_axi\_rready -----> **READ DATA CHANNEL** s\_axi\_rvalid ----s\_axi\_rdata -----• Receives read address Sends acknowledgment s\_axi\_rresp -----> Memory Block (RAM) • Stores 128 x 32 - bit data • Read/Write Operations Finite State Machine (FSM) • Manages AXI transactions • Controls read/write flow